

## Prerequisites to write a driver code:

- 1. Get the base address of the Master control register and IRQ line no from data sheet.
- 2. All these offsets of base address of registers are created as macros which are defined in /linux-2.6.29/arch/arm/plat-s3c/include/plat/regs-iic.h. The base address of the 1<sup>st</sup> register is defined in linux-2.6.29/arch/arm/mach-s3c2410/include/mach/map.h as S3C\_PA\_IIC = 0x54000000. IRQ no macro is defined in /linux-2.6.29/arch/arm/mach-s3c2410/include/mach/irqs.h.
- 3. It is mandatory to create an object of type platform\_device. During bootup time all platform device structures are maintained as a list of type struct platform\_device using platform\_add\_devices(smdk2410\_devices, ARRAY\_SIZE(smdk2410\_devices)). present in the file /linux-2.6.29/arch/arm/mach-s3c2410/mach-smdk2410.c.

```
static struct platform_device *smdk2410_devices[] __initdata = {
    &s3c_device_usb,
    &s3c_device_lcd,
    &s3c_device_wdt,
    &s3c_device_i2c0,
```

```
&s3c_device_iis,
};
For I2C we have created this object in linux2.6.29/arch/arm/plat_s3c/dev_i2c0.c.
```

In this object we need to initialize 4 members.

Here the member resource has the base address of structural array is of type struct resource as given below which is defined in the same file <a href="dev\_i2c0.c">dev\_i2c0.c</a>

s3c\_i2c\_resourc[0] has base address info.

Start has base address of register.

Driver code uses the flag(IORESOURCE\_MEM) to get the base address.

s3c\_i2c\_resourc[1] has IRQ line no info.

Start has the IRQ line no.

Driver code uses the flag(IORESOURCE\_IRQ) to get the irq no.

## **Master Driver:**

- master driver code is present in linux2.6.29/drivers/i2c/buses/i2c-s3c2410.c.
- The master driver initialization function base address is send as argument to subsys\_initcall(i2c\_adap\_s3c\_init) for master drivers.

```
static int __init i2c_adap_s3c_init(void)
{
     return platform_driver_register(&s3c24xx_i2c_driver);
}
Here i2c_adap_s3c_init() call access the particular platform device(I2C).
```

In this function we need to register your driver as a platform driver using **platform\_driver\_register()** call. Here s3c24xx\_i2c\_driver is a structure of type struct platform\_driver defined in the same master driver file as given below.

Here probe, remove are funtion pointers.

id\_table is a structural array of type struct platform\_device\_id defined in the same file as given below.

- if the string ("s3c2410-i2c")present in struct platform\_driver and struct platform\_device are matched then
  - 1. access the corresponding node in the list(to get base address and IRQ line no)
  - 2. probe function is invoked and pass the platform\_device structure object base address as an argument. static int s3c24xx\_i2c\_probe(struct platform\_device \*pdev).
- In the probe fuction create the device context info of type struct s3c24xx\_i2c \*i2c. Allocate the memory dynamically for device context info using i2c = kzalloc(sizeof(struct s3c24xx\_i2c), GFP\_KERNEL);

The device context info contains the following members which is defined in the same file.

```
struct s3c24xx_i2c {
       spinlock_t
                            lock;
       wait_queue_head_t
                           wait;
       unsigned int
                            suspended:1;
       struct i2c_msg
                            *msg;
       unsigned int
                            msg_num;
       unsigned int
                            msg idx;
       unsigned int
                            msg_ptr;
       unsigned int
                            tx_setup;
```

```
unsigned int
                            irq;
       enum s3c24xx_i2c_state
                                   state;
       unsigned long
                            clkrate;
       void __iomem
                            *regs;
       struct clk
                            *clk;
       struct device
                            *dev:
       struct resource
                            *ioarea;
       struct i2c_adapter
                            adap;
#ifdef CONFIG CPU FREQ
       struct notifier_block freq_transition;
#endif
};
```

- fill the members present in adap of type struct i2c\_adapter.
- Get the base address present in platform\_device (resouce member). platform\_get\_resource() is a kernel call which is used to access members at struct platform\_device object.

```
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
```

it returns base address of first array element of resource because the matching flag i.e, IORESOURCE\_MEM present in arrays first element.

• Check whether device registers are used by any other driver or not and get exclusive access of device registers use the call request\_mem\_region() . request\_mem\_region() call is used for memory maped architectures.

- How to check whether this call is success or not? If this call is successful an entry is created in /proc/iomem.
- platform\_get\_resource is a physical address but we need virtual address. Because in memory mapped architectures uses LDA and STR instructions. These instructions operates on virutual address only. For this we need to convert physical address to virtual address.

i2c->regs = ioremap(res->start, resource\_size(res)); this call will convert physical addressto virtual address and is stored in regs member in device context info.

- dev\_dbg(&pdev->dev, "registers %p (%p, %p)\n", i2c->regs, i2c->ioarea, res);
   dev\_dbg() call internally invokes printk.
- **ret** = **s3c24xx\_i2c\_init(i2c)** hardware initialization is done in this function.
  - 1. In hardware initialization 5<sup>th</sup> bit(irq line enable) and 7<sup>th</sup> bit(Acknowledgement enable) of iicon register are to be enabled. iicon = S3C2410\_IICCON\_IRQEN | S3C2410\_IICCON\_ACKEN. These macros are defined in linux-2.6.29/arch/arm/plat-s3c/include/plat/regs-iic.h.
  - 2. write the slave address in IICADD register using writeb(pdata->slave\_addr, i2c->regs + S3C2410\_IICADD);

- 3. set the 5<sup>th</sup> bit and 7<sup>th</sup> bit in IICON register using writel(iicon, i2c->regs + S3C2410\_IICCON);
- platform\_get\_irq(pdev, 0) call internally invokes platform\_get\_resource() is used to get the irq number and is strored in irq member present in device context info.
- After getting irq line number you need to install interrupt handler in interrupt vector table using request\_irq().

i2c->irq is the irq line no.

s3c24xx\_i2c\_irq is the interrupt handler.

IRQF\_DISABLED is flags.

dev\_name(&pdev->dev) is the driver name.

i2c is the base addess of device context info.

• ret = i2c\_add\_numbered\_adapter(&i2c->adap). After filling all the members of adapter pass this i2c->adap as an argument to register the master driver with i2c core by using i2c\_add\_numbered\_adapter.

i2c\_add\_numbered\_adapter internally invokes i2c\_register\_adapter().

## Slave driver

slave driver code is present in linux2.6.29/drivers/i2c/i2c-dev.c

The slave driver initialization function base address is send as argument to module\_init() for slave drivers.

```
module_init(i2c_dev_init);
```

here i2c\_dev\_init() is the slave initialization function. In this funtion first you have to rigister your slave driver as charecter driver for that you have to use register \_chardev();

```
res = register_chrdev(I2C_MAJOR, "i2c", &i2cdev_fops);
```

this is old kernel call to registering your driver as charecter.

the device files can created dynamically by using udev (unified device model) in sys-fs file system present in root directory.

Before creating device file we have to create udev class by using class\_create() in /sys/class/i2c-dev. udev class is of type struct class. This udev class maintain info about device or driver

```
i2c_dev_class = class_create(THIS_MODULE, "i2c-dev");
```

it will return base address stored in (i2c\_dev\_class) pointer is of type struct class.

THIS MODULE gives base address where your driver is loaded.

"i2c-dev" is a name by this name create a folder in /sys/class/i2c-dev.

The opposite of class\_create(); is class\_destroy(); it is used in exit function.

class\_destroy(i2c\_dev\_class);

Udev is device manager for linux kenel ,by using udev you can create or remove device nodes or device files dynamically. Udev is a deamon process or background process (process is not associate

with input or ouput called as deamon process).

Udev process depends on sysfs file system. when device is removed or added then kernel events are produced, which will notify udev process running in user space, kernel events are also known as uevents.

## res = i2c\_add\_driver(&i2cdev\_driver);

it is inline function defined in <a href="linux2.6.29/include/linux/i2c.h">linux2.6.29/include/linux/i2c.h</a>. It is responsible for doing the following fuctionalities.

It internally invokes i2c\_register\_driver();

registering your driver with I2C core.

Registering your driver as slave driver.

This fuction accepts single argument of type struct i2c\_driver. It has 3 members. Driver member contains the driver name and attach\_adapter and detach\_adapter are fuction pointers.

```
static struct i2c_driver i2cdev_driver = {
       .driver = {
              .name = "dev driver",
       },
       .attach_adapter
                            = i2cdev_attach_adapter,
       .detach_adapter
                            = i2cdev_detach_adapter,
};
i2cdev_attach_adapter accepts argument of type struct i2c_adapter.
i2c dev = get free i2c dev(adap);
this call will do the following things.
1. create an object of type struct i2c_dev.
2.it contains the members
struct i2c dev {
       struct list_head list;
       struct i2c_adapter *adap;
       struct device *dev;
};
3. add this object to list.
i2c_dev->dev = device_create(i2c_dev_class, &adap->dev,
                                MKDEV(I2C_MAJOR, adap->nr), NULL,
                                "i2c-%d", adap->nr);
```

- 1. it creates a device file.
- 2. it is responsible for creating uevents in /sys/class/i2c-dev/i2c-0/uevents. Uevents contains MAJOR NUMBER, MINOR NUMBER AND DEVNAME. Based on this infromation udev daemon creates device file. This information given to udev daemon.
- 3. udev daemon receives uevents from the kernel space driver after receiving uevents, will pass the uevent data(major, minor no, device file name), it will match the data with rules specified in the rules table(etc/udev/rules.d).

CHECK\_I2C\_FUNC( funcs, I2C\_FUNC\_SMBUS\_WRITE\_BYTE );

CHECK\_I2C\_FUNC( funcs, I2C\_FUNC\_SMBUS\_READ\_BYTE\_DATA ); CHECK\_I2C\_FUNC( funcs, I2C\_FUNC\_SMBUS\_WRITE\_BYTE\_DATA );

```
CHECK_I2C_FUNC( funcs, I2C_FUNC_SMBUS_WRITE_WORD_DATA );
             r = ioctl(fd, I2C_SLAVE, addr)(24cxx.c)
       static long i2cdev_ioctl(struct file *file, unsigned int cmd, unsigned long arg)(i2c-dev.c)
case I2C SLAVE:
                     (i2c-dev.c)
              if (cmd == I2C_SLAVE &&i2cdev_check_addr(client->adapter, arg))
                     return -EBUSY;
              /* REVISIT: address could become busy later */
              client->addr = arg;
              return 0;
static int i2cdev_check_addr(struct i2c_adapter *adapter, unsigned int addr) (i2c-dev.c)
       return device_for_each_child(&adapter->dev, &addr, i2cdev_check);
static int i2cdev_chek(struct device *dev, void *addrp) (i2c-dev.c)
       struct i2c_client *client = i2c_verify_client(dev);
       if (!client || client->addr != *(unsigned int *)addrp)
              return 0;
       return dev->driver ? -EBUSY : 0;
}
                            e->fd=fd; (24cxx.c)
                            e->addr = addr;
                            e->dev = dev_fqn;
                            e->type = type;
                            return 0;
                            eeprom-open() is successful
```

CHECK\_I2C\_FUNC( funcs, I2C\_FUNC\_SMBUS\_READ\_WORD\_DATA );

```
write_to_eeprom(&e, 0);(eeprog.c)
              static int write_to_eeprom(struct eeprom *e, int addr)(eeprog.c)
                     eeprom write byte(e, addr, i)(eeprog.c)
       int eeprom_write_byte(struct eeprom *e, __u16 mem_addr, __u8 data)(24cXX.c)
                    i2c_write_2b(e, buf);(24cXX.c)
              static int i2c_write_2b(struct eeprom *e, __u8 buf[2])(24cXX.c)
              i2c_smbus_write_byte_data(e->fd, buf[0], buf[1]);(24cXX.c)
static inline __s32 i2c_smbus_write_byte_data(int file, __u8 command,
                           __u8 value)(24cXX.c)
i2c_smbus_access(file,I2C_SMBUS_WRITE,command,
                     I2C_SMBUS_BYTE_DATA, &data);(24cXX.c)
static inline __s32 i2c_smbus_access(int file, char read_write, __u8 command,
                      int size, union i2c_smbus_data *data)(24cXX.c)
                     struct i2c_smbus_ioctl_data args;
                     args.read_write = read_write;
                     args.command = command;
                     args.size = size;
                     args.data = data;
                     ioctl(file,I2C SMBUS,&args);
static long i2cdev ioctl(struct file *file, unsigned int cmd, unsigned long arg)(i2c-dev.c)
case I2C_SMBUS:
              return i2cdev_ioctl_smbus(client, arg);
              static noinline int i2cdev_ioctl_smbus(struct i2c_client *client,
                     unsigned long arg)(i2c-dev.c)
copy_from_user(&data_arg, (struct i2c_smbus_ioctl_data __user *) arg,
                      sizeof(struct i2c_smbus_ioctl_data))
if ((data_arg.size == I2C_SMBUS_BYTE_DATA) || (data_arg.size == I2C_SMBUS_BYTE))
              datasize = sizeof(data_arg.data->byte);
```

```
if ((data_arg.size == I2C_SMBUS_PROC_CALL) ||
         (data_arg.size == I2C_SMBUS_BLOCK_PROC_CALL) ||
         (data_arg.size == I2C_SMBUS_I2C_BLOCK_DATA) ||
         (data arg.read write == I2C SMBUS WRITE)) {
              if (copy_from_user(&temp, data_arg.data, datasize))
                     return -EFAULT;
res = i2c_smbus_xfer(client->adapter, client->addr, client->flags, data_arg.read_write,
                            data_arg.command, data_arg.size, &temp);
              return res;
s32 i2c smbus xfer(struct i2c adapter *adapter, u16 addr, unsigned short flags,
                char read_write, u8 command, int protocol,
                union i2c smbus data *data)(i2c-core.c)
res = i2c_smbus_xfer_emulated(adapter,addr,flags,read_write,
                                      command, protocol, data);
static s32 i2c_smbus_xfer_emulated(struct i2c_adapter * adapter, u16 addr, (i2c-core.c)
        unsigned short flags, char read_write, u8 command, int size, union i2c_smbus_data * data)
              struct i2c_msg msg[2] = { { addr, flags, 1, msgbuf0 },
                      { addr, flags | I2C_M_RD, 0, msgbuf1 } };
       case I2C_SMBUS_BYTE_DATA:
              if (read write == I2C SMBUS READ)
                                                        Else part is
                     msg[1].len = 1;
                                                        executed
              else {_
                                                        for write
                     msg[0].len = 2;
                     msgbuf0[1] = data->byte;
              break:
              status = i2c_transfer(adapter, msg, num);
       int i2c transfer(struct i2c adapter *adap, struct i2c msg *msgs, int num)
              ret = adap->algo->master_xfer(adap, msgs, num);(i2c-core.c)
                            = s3c24xx_i2c_xfer,(i2c-s3c2410.c)
       .master_xfer
       static int s3c24xx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
       ret = s3c24xx_i2c_doxfer(i2c, msgs, num);
static int s3c24xx_i2c_doxfer(struct s3c24xx_i2c *i2c, struct i2c_msg *msgs, int num)(i2c-core.c)
              ret = s3c24xx_i2c_set_master(i2c);(i2c-s3c2410.c)
```

```
i2c->msg
                   = msgs;
       i2c->msg num = num;
       i2c->msg_ptr = 0;
       i2c->msg_idx = 0;
       i2c->state = STATE_START;
       s3c24xx_i2c_enable_irq(i2c);
       s3c24xx_i2c_message_start(i2c, msgs);
       spin_unlock_irq(&i2c->lock);
       timeout = wait_event_timeout(i2c->wait, i2c->msg_num == 0, HZ * 5);
       ret = i2c->msg_idx;
              static int s3c24xx_i2c_set_master(struct s3c24xx_i2c *i2c)(i2c-s3c2410.c)
                      while (timeout-- > 0) {
                                                                            In this function
                      iicstat = readl(i2c->regs + S3C2410_IICSTAT);
                                                                            checking whether
                                                                            the bus is busy or
                      if (!(iicstat & S3C2410 IICSTAT BUSBUSY))
                                                                            not.
                             return 0:
                      msleep(1);
static inline void s3c24xx_i2c_enable_irq(struct s3c24xx_i2c *i2c) (i2c-s3c2410.c) In this function
                                                                     enabling interrup
       unsigned long tmp;
                                                                     enable in 5<sup>th</sup> bit of
                                                                     IICON register
       tmp = readl(i2c->regs + S3C2410_IICCON);
       writel(tmp | S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
static oid s3c24xx_i2c_message_start(struct s3c24xx_i2c *i2c,
                                                   struct i2c msg *msg)(i2c-s3c2410.c)
              unsigned int addr = (msg->addr \& 0x7f) << 1;
              s3c24xx_i2c_enable_ack(i2c);
                                                                   Enable the
       stat |= S3C2410_IICSTAT_MASTER_TX;
                                                                   transmitt receive
       iiccon = readl(i2c->regs + S3C2410_IICCON);
                                                                   mode in 4<sup>th</sup> bit of
       writel(stat, i2c->regs + S3C2410_IICSTAT);
                                                                   IICSTAT register.
       dev_dbg(i2c->dev, "START: %08lx to IICSTAT, %02x to DS\n", stat, addr);
       writeb(addr, i2c->regs + S3C2410_IICDS);
       /* delay here to ensure the data byte has gotten onto the bus
                                                                      write the slave
        * before the transaction is started */
                                                                     address in IICDS
                                                                     register.
```

spin\_lock\_irq(&i2c->lock);

```
ndelay(i2c->tx_setup);
dev dbg(i2c->dev, "iiccon, %08lx\n", iiccon);
writel(iiccon, i2c->regs + S3C2410_IICCON);
stat |= S3C2410_IICSTAT_START;
writel(stat, i2c->regs + S3C2410_IICSTAT);
                                                              setting START bit
                                                              writting into 5<sup>th</sup> bit of
                                                               ICCSTAT.
inline void s3c24xx_i2c_enable_ack(struct s3c24xx_i2c *i2c) (i2c-s3c2410.c)
                                                    In this funtion enable
                                                    the acknowledge in 7<sup>th</sup>
       unsigned long tmp;
                                                    bit of IICON register.
       tmp = readl(i2c->regs + S3C2410 IICCON);
       writel(tmp | S3C2410_IICCON_ACKEN, i2c->regs + S3C2410_IICCON);
}
```

After setting START bit, automatically slave address present in IICDS register is send by master through SDAlines, at the same time all slave device connected to IIC bus is goes to listening mode, if slave address matches with any slave device that particular slave device goes to active mode and remining all slave devices goes to inactive mode.

The slave device gives response back with ACK, if ACK on IIC bus is sensed by mater ,then interrupt handler gets invoked.

```
static irqreturn_t s3c24xx_i2c_irq(int irqno, void *dev_id)
       . i2s_s3c_irq_nextbyte(i2c, status)
static int i2s s3c ird nextbyte(struct s3c24xx i2c *i2c, unsigned long iicstat)
       switch (i2c->state)
              case STATE_START:
                     else
                     i2c->state = STATE WRITE;
       out_ack:
              tmp = readl(i2c->regs + S3C2410_IICCON);
              tmp &= ~S3C2410_IICCON_IRQPEND;
              writel(tmp, i2c->regs + S3C2410_IICCON);
       out:
              return ret;
       case STATE WRITE:
              /* we are writing data to the device... check for the
              * end of the message, and if so, work out what to do
```

```
*/
              if (!(i2c->msg->flags & I2C_M_IGNORE_NAK)) {
                     if (iicstat & S3C2410 IICSTAT LASTBIT) {
                            dev_dbg(i2c->dev, "WRITE: No Ack\n");
                            s3c24xx_i2c_stop(i2c, -ECONNREFUSED);
                            goto out_ack;
                     }
                                          static inline int is_msgend(struct s3c24xx_i2c *i2c)
                                                 return i2c->msg_ptr >= i2c->msg->len;
retry_write:
              if (!is_msgend(i2c)) {
                     byte = i2c->msg->buf[i2c->msg_ptr++];
                     writeb(byte, i2c->regs + S3C2410_IICDS);
                     /* delay after writing the byte to allow the
9
                     * data setup time on the bus, as writing the
                      * data to the register causes the first bit
                      * to appear on SDA, and SCL will change as
                      * soon as the interrupt is acknowledged */
                     ndelay(i2c->tx_setup);
              } else if (!is_lastmsg(i2c)) {
                     /* we need to go to the next i2c message */
                     dev_dbg(i2c->dev, "WRITE: Next Message\n");
                     i2c->msg_ptr = 0;
                     i2c->msg_idx++;
                     i2c->msg++;
                     /* check to see if we need to do another message */
                     if (i2c->msg->flags & I2C_M_NOSTART) {
                            if (i2c->msg->flags & I2C_M_RD) {
                                   /* cannot do this, the controller
                                    * forces us to send a new START
                                    * when we change direction */
                                   s3c24xx_i2c_stop(i2c, -EINVAL);
                            }
                            goto retry_write;
                     } else {
                            /* send the new start */
                            s3c24xx_i2c_message_start(i2c, i2c->msg);
                            i2c->state = STATE_START;
                     }
```

```
This condtion is
                                                    executed when offset
              } else {
                                                    and data are sent.
                     /* send stop */
                     s3c24xx_i2c_stop(i2c, 0);
                                                           This code
              break;
out_ack:
                                                           executed.
              tmp = readl(i2c->regs + S3C2410_IICCON);
              tmp &= ~S3C2410_IICCON_IRQPEND;
              writel(tmp, i2c->regs + S3C2410_IICCON);
       out:
              return ret;
static inline void s3c24xx_i2c_stop(struct s3c24xx_i2c *i2c, int ret)
       unsigned long iicstat = readl(i2c->regs + S3C2410_IICSTAT);
       dev_dbg(i2c->dev, "STOP\n");
       /* stop the transfer */
       iicstat &= ~S3C2410_IICSTAT_START;
       writel(iicstat, i2c->regs + S3C2410_IICSTAT);
       i2c->state = STATE_STOP;
       s3c24xx_i2c_master_complete(i2c, ret);
       s3c24xx_i2c_disable_irq(i2c);
static inline void s3c24xx_i2c_master_complete(struct s3c24xx_i2c *i2c, int ret)
{
       dev_dbg(i2c->dev, "master_complete %d\n", ret);
       i2c->msg_ptr = 0;
       i2c->msg = NULL;
       i2c->msg_idx++;
       i2c->msg_num = 0;
       if (ret)
              i2c->msg\ idx = ret;
       wake_up(&i2c->wait);
}
static inline void s3c24xx_i2c_disable_irq(struct s3c24xx_i2c *i2c)
{
       unsigned long tmp;
       tmp = readl(i2c->regs + S3C2410_IICCON);
       writel(tmp & ~S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
}
```